### ECE 316 – HW#3 - A

Simple ALU

with

**Hardware Implementation** 

#### Objective

- 8-bit signed adder
  - X, Y (1 bit sign, 7 bit value)
- Multiple operations

| X (+0)  | (0) - Y |
|---------|---------|
| X + 1   | X + Y   |
| X - 1   | X - Y   |
| (0) - X | Y - X   |

- Binary input
- Decimal Output

### SimpleALU – Inputs/Outputs

| Pin/Bus  | 1/0    | Size                               | Name                                 |                         |  |
|----------|--------|------------------------------------|--------------------------------------|-------------------------|--|
| Din      | Input  | 8-bits Data load inputs            |                                      | 8-bits Data load inputs |  |
| LoadX    | Input  | 1-bit Load X Register (active LOW) |                                      |                         |  |
| LoadY    | Input  | 1-bit                              | Load Y Register (active LOW)         |                         |  |
| Opr      | Input  | 3-bits                             | Operation                            |                         |  |
| Clk      | Input  | 1-bit                              | Register Clock (Pulse, Falling Edge) |                         |  |
| Dout0    | Output | 7-bits                             | 7-segment Low Order digit            |                         |  |
| Dout1    | Output | 7-bits                             | 7-segment High Order digit           |                         |  |
| Negative | Output | 1-bit                              | Segment 6 on 7-segment display       |                         |  |
| Overflow | Output | 1-bit                              | Overflow flag                        |                         |  |

#### SimpleALU – External View



#### SimpleALU - Operations

| LoadX<br>LoadY | Operation              |
|----------------|------------------------|
| 11             | Disable Load (default) |
| 01             | Load Register X        |
| 10             | Load Register Y        |
| 00             | Load X and Y           |

| Opr  | Operation/Output |
|------|------------------|
| 0000 | X (+0)           |
| 0001 | X + 1            |
| 0010 | X - 1            |
| 0011 | -X               |
| 0100 | -Y               |
| 0101 | X + Y            |
| 0110 | X - Y            |
| 0111 | Y - X            |

#### Constraints:

- X, Y are in range -99 to 99
- Results are rage -99 to 99
- Overflow if outside range
- negative as 2's complement

#### Structural Design – from 3A – NOT VALID





### Structural Design – from 3B – Ver 1.





### Process Statement

Process (sensitivity-list)

--declaration

begin

--sequential statements

end process;

It is not allowed to use concurrent statements inside a process

- Sensitivity list is a list of signals process
- Any signal change inside sensitivity list will cause the process to execute
- Process itself is a concurrent statement

# Sensitivity List Example

```
process (input_1, input_2)

begin
    and_gate <= input_1 and input_2;
end
Process;</pre>
```

• A change on either input\_1 or input\_2 will cause the Process to execute

### Sequential Statements

| Concurrent Statements              | Sequential Statement               |
|------------------------------------|------------------------------------|
| Assignment ( arithmetic and logic) | Assignment ( arithmetic and logic) |
| When else                          | If else                            |
| With                               | Case                               |
| Port map                           | While loop                         |
|                                    | For loop                           |

## Sequential Statements: if ... else

```
if condition then
    sequential statements
[elsif condition then
    sequential statements]
[else
    sequential statements]
end if;
```

## Sequential Statements: case

```
case expression is
    when choices =>
        sequential statements
    when choices =>
        sequential statements
        -- branches are allowed
    [ when others => sequential statements ]
end case;
```

# Sequential Statements: for ... loop

# Sequential Statements: while ... loop

```
Library IEEE:
                                                    Library IEEE;
Use IEEE.std logic 1164.all;
                                                    use IEEE.std logic 1164.all;
                                                    use IEEE.std logic unsigned.all;
Entity xo sig is
                                                    Entity xor var is
Port (
                                                    Port (
A, B,C: in STD_LOGIC;
                                                    A. B.C: in STD LOGIC;
X,Y: out STD LOGIC
                                                    X,Y: out STD LOGIC
End xor sig
                                                    End xor_var
Architecture SIG ARCH of xor sig is
                                                    Architecture VAR ARCH of xor var is
Signal D: STD LOGIC;
                                                    variable D: STD LOGIC;
Signal E: STD LOGIC;
                                                    variable E: STD LOGIC;
Signal F: STD LOGIC;
                                                    variable F: STD LOGIC;
                                                    variable P: STD LOGIC;
Begin
                                                    variable Q: STD LOGIC;
Process(A,B,C)
                                                    Begin
     Begin
                       -- ianored
                                                         Process(A,B,C)
           D <= A:
          E <= D xor F; --OLD value of D
                                                               Begin
           F <= B xor D: --OLD value of D
                                                                           --D is assigned with value of A
                                                               D := A:
                                                               E := D \text{ xor } F;--New value of D (A)
           X <= C xor E; --OLD value of E
           D <= B:
                       --D's value gets overwritten
                                                               F := B \times D;--New value of D (A)
     by B after process ends
                                                               X := C xor E;--New value of E
           Y <= D xor F; --OLD value of D and F
                                                                           --D value is changed to B
                                                               D := B:
End process
                                                               Y := D xor F;--New value of bothe D and F
End SIG ARCH
                                                               X \leq P
                                                               Y \leq Q
                                                    End process
                                                    End VAR ARCH
```

#### SimpleALU – Internals – disp7



#### **Operation:**

Seven segment display logic Converts 4-bit binary input to decimal value: 0,1,2,3,4,5,6,7,8,9 7-bits refer to segments 0-6 on display

### 7 Segment Display Patterns and Truth Table (ECE315)

| Input X3X0     Display D6 D0       0     0 0 0 0 0     1 0 0 0 0 0 0       1     0 0 0 1     2 0 0 1 0       3     0 0 1 1       4     0 1 0 0       5     0 1 0 1       6     0 1 1 0       7     0 1 1 1       8     1 0 0 0       9     1 0 0 1       10     1 0 1 0     X X X X X X X X X X X X X X X X X X X |    |         |                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|-------------------|
| 0       0000       1000000         1       0001         2       0010         3       0011         4       0100         5       0101         6       0110         7       0111         8       1000         9       1001         10       1010                                                                     |    | _       |                   |
| 1 0001<br>2 0010<br>3 0011<br>4 0100<br>5 0101<br>6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                         |    | X3X0    | D6 D0             |
| 2 0010<br>3 0011<br>4 0100<br>5 0101<br>6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                   | 0  | 0000    | 1 0 0 0 0 0 0     |
| 3 0011<br>4 0100<br>5 0101<br>6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                             | 1  | 0001    |                   |
| 4 0100<br>5 0101<br>6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                                       | 2  | 0010    |                   |
| 5 0101<br>6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                                                 | 3  | 0 0 1 1 |                   |
| 6 0110<br>7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                                                           | 4  | 0100    |                   |
| 7 0111<br>8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                                                                     | 5  | 0 1 0 1 |                   |
| 8 1000<br>9 1001<br>10 1010 XXXXXXX                                                                                                                                                                                                                                                                               | 6  | 0110    |                   |
| 9 1 0 0 1<br>10 1 0 1 0 X X X X X X X X                                                                                                                                                                                                                                                                           | 7  | 0 1 1 1 |                   |
| 10 1 0 1 0 X X X X X X X X                                                                                                                                                                                                                                                                                        | 8  | 1000    |                   |
|                                                                                                                                                                                                                                                                                                                   | 9  | 1001    |                   |
| 11 1 0 1 1 X X X X X X X X X                                                                                                                                                                                                                                                                                      | 10 | 1010    | X X X X X X X X X |
|                                                                                                                                                                                                                                                                                                                   | 11 | 1011    | X X X X X X X X X |
| 12 1 1 0 0 X X X X X X X X X                                                                                                                                                                                                                                                                                      | 12 | 1 1 0 0 | X X X X X X X X X |
| 13 1 1 0 1 X X X X X X X X X                                                                                                                                                                                                                                                                                      | 13 | 1 1 0 1 | X X X X X X X X   |
| 14 1 1 1 0 X X X X X X X X X                                                                                                                                                                                                                                                                                      | 14 | 1110    | X X X X X X X X   |
| 15 1111 XXXXXXX                                                                                                                                                                                                                                                                                                   | 15 | 1111    | XXXXXXX           |



The 7 segment displays on DE1 board are designed to light up when applying a low level voltage.

Applying a Vcc to display will turn off the LEDs.

### K-Map (ECE315)

- We have 4 inputs and 7outputs.
- Implement in VHDL as equations

|    | Input<br>X3X0 | Display<br>D6D0   |
|----|---------------|-------------------|
| 0  | 0 0 0 0       | 1 0 0 0 0 0 0     |
| 1  | 0001          |                   |
| 2  | 0 0 1 0       |                   |
| 3  | 0 0 1 1       |                   |
| 4  | 0 1 0 0       |                   |
| 5  | 0 1 0 1       |                   |
| 6  | 0110          |                   |
| 7  | 0 1 1 1       |                   |
| 8  | 1000          |                   |
| 9  | 1001          |                   |
| 10 | 1010          | X X X X X X X X X |
| 11 | 1011          | XXXXXXXX          |
| 12 | 1 1 0 0       | X X X X X X X X X |
| 13 | 1 1 0 1       | X X X X X X X X   |
| 14 | 1110          | X X X X X X X X   |
| 15 | 1111          | X X X X X X X X   |

#### 7-Segment Display Circuit - VHDL

- 1. Do K-maps and get minimal equations, implement with equations
- 2. Implement table directly in VHDL using:
  - Concurrent
    - When ... else
    - With ... select when
  - Process
    - If ... else
    - Case

#### SimpleALU – Internals – BCDconv



#### **Operation:**

Converts a unsigned 8-bit binary number in the

Range: 0 to +99

to two decimal numbers with overflow

#### Shift Add 3 Algorithm

- Do 8 times (for 8 bit binary input).
  - 1. Shift left one to the binary input.
  - 2. Add 3 to BCD if it's greater than 4.
  - 3. Go to 1.

#### Shift Add 3 Algorithm (ECE315)

- Input = HGFE DCBA
- Take the first 3 MSB of inputs and add to output.
  - Output = 0000 0HGF
- If 00HGF > 4
  - I H1 G1 F1 = 0 H G F + 0011.
- Else
  - I H1G1F1 = 0 H G F
- Shift left one.
  - Output = 000I H1 G1 F1 E
- If H1 G1 F1 E > 4
  - H2 G2 F2 E1 = H1 G1 F1 E + 0011.
- Else
  - H2 G2 F2 E1 = H1 G1 F1 E
- Shift left one.
  - Output = 00I H2 G2 F2 E1 D
- If G2 F2 E1 D > 4
  - G3 F3 E2 D1 = G2 F2 E1 D + 0011.
- Else
  - G3 F3 E2 D1 = G2 F2 E1 D
- · Shift left one.
  - Output = 0I H2 G3 F3 E2 D1 C

- If 0I H2 G3 > 4
  - J I1 H3 G4 = 0 I H2 G3 + 0011.
- Else
  - J I1 H3 G4 = 0 I H2 G3
- If F3 E2 D1 C > 4
  - F4 E3 D2 C1 = F3 E2 D1 C + 0011.
- Else
  - F4 E3 D2 C1 = F3 E2 D1 C
- Shift left one.
  - Output = I1 H3 G4 F4 E3 D2 C1 B
- If I1 H3 G4 F4 > 4
  - I2 H4 G5 F5 = I1 H3 G4 F4 + 0011.
- Else
  - I2 H4 G5 F5 = I1 H3 G4 F4
- If E3 D2 C1 B > 4
  - E4 D3 C2 B1 = E3 D2 C1 B+ 0011.
- Else
  - E4 D3 C2 B1 = E3 D2 C1 B
- Shift left one.
  - Output= H4 G5 F5 E4 D2 C2 B1 A

#### Add 3 Circuit (ECE315)

- If Input > 4
- Output = Input +3;
- Else
- Output = Input;
- End

Input = 0101 (which is greater than 4) Output = 0101 + 0011 = 1000

| Input<br>X3X2X1X0 | Output<br>P3P2P1P0 |                       |
|-------------------|--------------------|-----------------------|
| 0000              | 0000               |                       |
| 0001              | 0001               |                       |
| 0010              | 0010               | When $input \leq 4$   |
| 0011              | 0011               | vinentiput \( \leq 4. |
| 0100              | 0100               |                       |
| <b>→</b> 0101     | 1000               |                       |
| 0110              | 1001               |                       |
| 0111              |                    | Fill those outputs    |
| 1000              |                    | Fill these outputs    |
| 1001              |                    |                       |
| 1010              | XXXX               |                       |
| •                 | •                  | When input > 9,       |
| •                 | •                  | don't care.           |
| 1111              | XXXX               |                       |

input  $\leq 4$ .

#### Add-3 Circuit

- 1. Do K-maps and get mimimal equations, implement with equations
- 2. Implement table directly in VHDL using:
  - Concurrent
    - When ... else
    - With ... select when
  - Process
    - If ... else
    - Case
- 3. Implement as arithmetic
  - variable bcddigit : std\_logic\_vector(3 downto 0);
  - bcddigit := std\_logic\_vector(unsigned(bcddigit) + "0011");
    - use ieee.numeric\_std.all;

#### Add 3 Circuit (ECE315)

- Complete the Truth Table from prev slide
- Find the Boolean expression for P3, P2, P1 and P0.
- Implement in VHDL





#### **BCD**



#### Shift-Add-3 Algorithm - VHDL

- Implement as a process using:
  - for loop
  - and if .. then statements

- Shift can be implemented as a concatenate
  - variable x : std\_logic\_vector(3 downto 0);
  - variable y : std\_logic\_vector(3 downto 0);
  - To left shift high-bit from x into y:
  - y := y(2 downto 0) & x(3);

#### SimpleALU – Internals – addopr



#### Data Types

- bit {'0','1'}
- bit\_vector
- ieee.std\_logic:
  - std\_logic {'0', '1', 'Z', 'X'}
  - std\_logic\_vector
    - Range Declaration (e.g. 8 bits)
    - E.g. 7 downto 0, 8 downto 1
    - E.g. 0 to 7, 1 to 8

#### Data Types

- ieee.logic\_signed:
  - Signed integers
  - Operators (+, -, x, /)
    - Using signed arithmetic
- ieee.numeric std:
  - Logic and arithmetic
  - Conversion functions

#### SimpleALU – Internals – register8



Load Din to Internal on Clk falling edge Load internal to Dout on Clk rising edge

Load = 1:

Hold Dout, ignore Din

#### Adjustments

- Load is active LOW
- Clock is active LOW

| Din | Load | Store | Clk          | Dout  | Note                     |
|-----|------|-------|--------------|-------|--------------------------|
| X   | 1    | Store | X            | Dout  | Hold last value          |
| X   | 0    | Din   | $\downarrow$ | Dout  | Din to internal storage  |
| X   | 0    | Store | $\uparrow$   | Store | Internal storage to Dout |

### Structural Design – from 3B – Ver 1.





#### To Demo – 3b

- Implement all components as VHDL
- Create a top-level design with these components
- Simulate in Modelsim (for report)
- Demo on DE1 board
  - Show all operations for at least 3 values of X and Y
  - Show the overflow
  - Show negatives